Abstract
A major advance in achieving higher levels of integration is the expansion of chip size through the use of redundancy. Lasers have been used for this purpose principally for polysilicon removal as in the case of 64K RAMs.1 Unfortunately such a deletive technique by Itself is inadequate to provide the interconnect flexibility needed to restructure general purpose logic by excising defective cells and wiring in redundant ones. In practice, an additive linking technology is essential to test successfully individual modular sections prior to rerouting interconnect wiring and to correct errors introduced in the routing process itself. Lincoln Laboratory is using the energy in a laser pulse to create a conducting path through an insulating layer separating a grid of isolated but overlapping bus lines.
© 1982 Optical Society of America
PDF ArticleMore Like This
Joseph C. Logue, Walter J. Kleinfelder, J. Randal Moulic, Paul Lowry, and Wei-Wha Wu
THD3 Conference on Lasers and Electro-Optics (CLEO:S&I) 1982
G. H. Chapman and J. A. Burns
TUS4 Conference on Lasers and Electro-Optics (CLEO:S&I) 1986
Bruce M. McWilliams
TUS3 Conference on Lasers and Electro-Optics (CLEO:S&I) 1986